

# A New Paradigm in High-Speed and High-Efficiency Silicon Photodiodes for Communication—Part II: Device and VLSI Integration Challenges for Low-Dimensional Structures

Hilal Cansizoglu<sup>®</sup>, *Member, IEEE*, Aly F. Elrefaie, *Fellow, IEEE*, Cesar Bartolo-Perez, Toshishige Yamada, *Senior Member, IEEE*, Yang Gao, Ahmed S. Mayet, Mehmet F. Cansizoglu, Ekaterina Ponizovskaya Devine, Shih-Yuan Wang, *Life Fellow, IEEE*, and M. Saif Islam, *Senior Member, IEEE* 

(Invited Review Paper)

Abstract—The ability to monolithically integrate highspeed photodetectors (PDs) with silicon (Si) can contribute to drastic reduction in cost. Such PDs are envisioned to be integral parts of high-speed optical interconnects in the future intrachip, chip-to-chip, board-to-board, rack-torack, and intra-/interdata center links. Si-based PDs are of special interest since they present the potential for monolithic integration with CMOS and BiCMOS very-large-scale integration and ultralarge-scale integration electronics. In the second part of this review, we present the efforts pursued by the researchers in engineering and integrating Si, SiGe alloys, and Ge PDs to CMOS and BiCMOS electronics and compare the performance of recently demonstrated CMOS-compatible ultrafast surface-illuminated Si PD with absorption-enhancing low-dimensional structures. We discuss the advantages and challenges of device design with micro-/nanostructures, and finally, we conclude with the future directions that low-dimensional structures can offer to potentially cause a paradigm shift in high-performance PD design for various applications such as extended-reach links, single-photon detection, light detection and ranging, and high-performance computing.

Manuscript received October 10, 2017; revised November 24, 2017; accepted November 24, 2017. Date of publication December 18, 2017; date of current version January 22, 2018. This work was supported in part by S. P. Wang and S. Y. Wang Partnership, in part by the Army Research Office under Grant ARO- W911NF-14-4-0341, and in part by the National Science Foundation under Grant NSF CMMI-1235592. The review of this paper was arranged by Editor C. Surya. *(Corresponding author: Hilal Cansizoglu.)* 

H. Cansizoglu, C. Bartolo-Perez, Y. Gao, A. S. Mayet, M. F. Cansizoglu, and M. S. Islam are with the Integrated Nanodevices and Nanosystem Research Group, Department of Electrical and Computer Engineering, University of California, Davis, CA 95616 USA (e-mail: hcansizoglu@ucdavis.edu; sislam@ucdavis.edu).

A. F. Elrefaie, E. Ponizovskaya Devine, and S.-Y. Wang are with the W&WSens Devices, Inc., Los Altos, CA 94022 USA (e-mail: sywang@ieee.org).

T. Yamada is with the Baskin School of Engineering, University of California, Santa Cruz, CA 95064 USA (e-mail: tyamada@soe. ucsc.edu).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TED.2017.2779500

Index Terms—CMOS integration, extended-reach links, high speed, high-efficiency photodetectors (PDs), highperformance computing, light detection and ranging, micro-/nanostructures, single-photon detection, surface states, very-large-scale integration (VLSI) and ultralarge-scale integration (ULSI).

### I. INTRODUCTION

THE rise of distributed computing, cloud storage, social I media, and affordable hand-held devices currently allow extreme ease of transferring a plethora of data including videos, pictures, and texts, all over the world. We are only at the beginning of a new era that promises unprecedented quality of life in a healthier, more secure, highly connected and efficient way. Autonomous vehicles, smart houses with smart appliances, and intelligent infrastructures will be the norms of future living. Networking of these devices, namely, Internet of Things (IoTs) will bring along big data that needs to be transmitted, stored, and analyzed in more efficient and secure ways [1]. Thus, the transformation of the current data centers is inevitable to meet these demands. Either building many mini data centers or scaling up the existing ones will require technology development for highcapacity network data transmission (Fig. 1). The enormous number of connections with low latency will require receivers with high-bandwidth and high-efficiency together along with minimal power consumption. To keep up with demand in the data traffic, current copper wire interconnects utilized in data centers need to be fully replaced by fast and lowcost optical fiber interconnects [2], [3]. Fig. 2 shows the target cost range for optical interconnects for several stages of connections at the data centers [3]. The development of lowcost very-large-scale integration (VLSI)-CMOS compatible devices and components are crucial and high-efficiency and high-speed photodetectors (PDs) are among the most critical devices.

0018-9383 © 2017 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.



Fig. 1. Applications of cloud storage/computing used in homes, mobile devices, wearables, communication systems, and healthcare fields that require high-speed connectivity.



Fig. 2. Target costs for optical interconnects at various stages of data center network.

In general, the e-h pair generation in a semiconductor simply depends on the absorption length of a material. This is mainly limited by the thickness of the *i*-layer in a conventional p-i-n PD [Fig. 3(a)]. On the other hand, the lateral photon propagation in PDs integrated with micro-/nanoholes can result in a longer effective absorption length than the *i*-layer thickness [Fig. 3(b)].

Consequently, the speed of carrier collection can be increased by designing a thin absorbing layer without losing sensitivity of the PD. If the propagating light remains confined within the absorption region, an absorbing material even with a low absorption coefficient can generate e-h pairs efficiently. For example, Fig. 3(c) compares the measured responsivity of a Si PD with micro-/nanoholes reported in [4], [5] and calculated responsivity of a planar Si PD with a 2- $\mu$ m *i*-layer and perfect antireflection coating. Si with micro-/nanoholes absorbs photons by more than one order of magnitude compared to bulk Si with the help of guided in-plane modes excited in the Si absorbing layer [4], [5].

Fig. 3(d) indicates the enhanced effective absorption coefficient ( $\alpha_{effective}$ ) of Si with integrated holes (blue curve) based on the presented data in Fig. 3(c). As is shown in Fig. 3(c), in the range of 700-850 nm, Si with integrated holes (blue curve) exhibits an enhanced absorption coefficient and reaches a similar absorption coefficient value to GaAs (black curve) at  $\sim$ 850 nm. Most importantly, Si with holes can efficiently absorb light with a wavelength > 870 nm [5] which is below the room temperature bandgap of GaAs. With optimal shape, size, and device parameters of the holes, it is likely to further enhance silicon's absorption. Fig. 3(e) shows a projection of microhole-/nanohole-based Si PD's responsivity with a  $10-\mu m$ *i*-layer (green curve) estimated by using  $\alpha_{\text{effective}}$  calculated in Fig. 3(d) from empirical data. The blue curve shows the responsivity of a Si PD with a 10- $\mu$ m *i*-layer and 2- $\mu$ m deep holes simulated with the finite-difference time-domain (FDTD) method.

On the other hand, red curve represents the responsivity of similarly thick Si PD without holes. In the range



Fig. 3. (a) Schematic of a surface-illuminated planar PD with vertical carrier collection and light absorption. (b) Schematic of a surface-illuminated PD with integrated holes with vertical carrier collection and lateral light absorption. (c) Comparison of calculated responsivity of a planar Si PD with 2- $\mu$ m *i*-layer with perfect antireflection coating versus measured responsivity of a Si PD with micro-/nanoholes reported in [4]. Dashed line indicates the responsivity of Si in the case of 100% absorption of all wavelengths. (d) Comparison of effective absorption coefficients of bulk Si and GaAs between 600 and 1050 nm. Microhole-/nanohole-based PDs show an increase by an order of magnitude approaching the level of  $\alpha_{GaAs}$ . (e) Responsivity of microhole-/nanohole-based PD with 10- $\mu$ m *i*-layer estimated by using  $\alpha_{effective}$  (green curve) calculated in (d) from empirical data, simulated with FDTD method (blue curve), and similarly thick Si PD without holes (red curve).

of 800–900 nm, the responsivity of PDs with holes potentially reach to the highest achievable values (considering 5% reflection from the surface), whereas the responsivity of Si without holes stays  $\leq 0.3$  A/W despite the thick absorption layer. Such predictions suggest that a paradigm shift in highefficiency and high-speed Si PDs for communication can be realized by the means of low-dimensional photon absorption enhancement structures.

In this part of the review, advantages and challenges of high-speed PDs integrated with photon-trapping structures will be discussed. Most importantly, a paradigm shift in high-performance PD design for various applications such as extended-reach links, single-photon detection, light detection and ranging (LIDAR), and high-performance computing will be presented.

### A. Advantages of Photon Manipulating Structures Integrated PDs

1) Cost Reduction via CMOS Integration: Si continues to remain attractive because of its low-cost and very-well established fabrication processes. For this reason, Si-based components such as modulators, couplers, waveguides, and detectors have been developed for Si photonics integrated circuits [6]. However, the indirect bandgap of Si contributes to a considerably lower absorption coefficient in Si close to its bandgap wavelengths, making it undesirable as a material of choice for high-speed PDs for short optical links. GaAs and InGaAs/InP, with their direct bandgap and higher absorption coefficient in the longer wavelengths (>800 nm), dominate market for ultrafast receivers used in short links. However, non-CMOS processing of GaAs and InGaAs/InP requires hybrid integration of PDs to the electronics used in driving and data processing circuits, contributing to higher transceiver cost. Recent demonstration of monolithic integration of nanoscale III-V devices [7], [8] by templateassisted selective epitaxy [9] can offer solutions to highspeed PD integration to VLSI-CMOS circuits but the process development and optimization of crucial parameters such as growth temperatures are highly likely to require significant investments in capital, time, and processing. On the other hand, ultrafast and highly efficient Si PDs with micro-/ nanoholes [4], [5] fabricated by CMOS-compatible processes can pave the way to the integration of optical and electrical components of an optical receiver on the same chip and offer great potential to reduce the cost by 30% or more compared to what current III-V material-based technologies can offer.

2) Capacitance Reduction by Hole Arrays: Another limitation to the speed of a p-i-n PD is the junction capacitance. The 3-dB BW frequency in a typical p-i-n PD is given by [10]

$$f_{3 \text{ dB}} = \frac{1}{\sqrt{(2\pi RC)^2 + (t_{\text{tr}}/0.44)^2}}$$

where  $t_{\rm tr}$  is transit time, *R* is resistance typically designed to be 50- $\Omega$  load, and *C* is the capacitance which is determined mostly by junction capacitance. In an ideal p-i-n diode, junction capacitance is defined as  $C = \varepsilon A/d$ , where *A* is the junction area, mostly determined by the mesa area and *d* is the depletion layer width which is composed of *i*-layer.

Integrated holes not only provide light-trapping and high optical absorption but also contribute to the reduction of the



Fig. 4. Comparison of capacitance–voltage characteristics of a Si PD with no holes (black curve) cylindrical (green curve) and funnel-shaped holes (red curve). Blue curve shows a model considering the ratio of holes to the total junction area. Air holes reduce the junction area and result in considerable capacitance reduction.

junction capacitance by decreasing the junction area in an axial p-i-n diode. The inset in Fig. 4 illustrates the schematics of hole embedded axial p-i-n diode structure. Fig. 4 shows the capacitance–voltage measured from large PDs (500  $\mu$ m in diameter) with and without air holes. The blue curve represents calculated *C* by considering reduced area caused by cylindrical air holes in the devices. It agrees well with the measured *C* of PDs with cylindrical holes. The capacitance reduction is enhanced by funnel-shaped holes, in accordance with larger reduction of top contact during funneling process.

### B. New Technologies

1) Ultrafast, Low-Cost Optical Interconnects: Table I compares examples of high-speed PDs demonstrated in the literature for datacom applications. Generally, the data rates offered by Si p-i-n PDs are not higher than 3.5 and >10 Gb/s data rates were achieved only with an additional or integrated transimpedance amplifier and equalizer [18]. This is mainly due to the tradeoff between responsivity and bandwidth. To increase the responsivity and maintain high speed at the same time, researchers proposed and demonstrated Si PDs with various device designs. For example, a resonant cavity was introduced to Si PDs [13], [14] to multiply the optical path in the thin Si layer, which is necessary for high speed. Metalsemiconductor-metal PDs have been shown to achieve higher speed up to a few Gb/s [15], [31], but the typical QE value is around 10% and the responsivity is in the range of a few to tens of mA/W [31]. Therefore, conventional methods use PDs made of GaAs/AlGaAs material system on GaAs substrate for datacom applications between 840 and 860 nm. These PDs are designed with III-V direct bandgap material and offer high QEs [32]. However, they are not CMOS compatible and require hybrid integration or wafer bonding to be integrated into silicon electronic chips [33]. Another type of high-efficiency Si PDs that support high bandwidth are Si avalanche PDs (APDs) [19]–[24]. However, APDs usually work at a high voltage close to breakdown. Short-reach optical links require PDs powered with a dc bias around 3 V or less. The power consumption of APDs compared to their p-i-n counterparts make them unfavorable for short-reach

optical links. In addition, Si APDs have a higher level of noise than that of p-i-n PDs. For long-reach communication that utilize longer operating wavelengths (1300/1550 nm) and require higher data rates, Ge-on-Si can be material of choice for low-cost and CMOS-compatible processing. Table I includes a few examples of Ge-on-Si PDs and APDs reported in the literature. However, a similar tradeoff exists for Ge-on-Si surface-illuminated PDs/APDs [27] as well. Micro-/nanostructuring of Ge can offer both high bandwidth (>50 Gb/s) and high efficiency in Ge-on-Si PDs/APDs for long-reach applications. Section V will provide a perspective on extended-reach applications such as fiber to the home and passive optical network (PON/EPON) that highly sensitive and ultrafast Ge-on-Si PDs/APDs with micro-/nanostructures can be potentially utilized.

### II. INTEGRATING NANOSTRUCTURES AND CHALLENGES WITH DEVICE DESIGN

### A. Electrical Contacts With Pillars/Wires

Electrical contact formation on individual nanowires and arrays of pillars poses multiple challenges that need to be addressed for integration of nanowire-/pillar-based devices to other functional circuits. Fig. 5 represents a few examples of contact formation techniques for nanowire arrays. In Fig. 5(a), the contacts on individual nanowires are aligned laterally on a substrate [34]. The contact pads are patterned and fabricated sequentially to make nanowire devices. The scalability and cost efficiency of such a technique is largely questionable. Although a laterally grown nanowire bridged in between prepatterned and highly doped semiconductor contacts [Fig. 5(b)] can yield high-quality contacts [35], light coupling to individual nanowire is extremely inefficient in the case of surface illumination. For this reason, a large area of nanowire arrays would be a more appropriate design for surface-illuminated PDs. However, the contact formation of nanowire arrays requires a technique that connects each individual nanowire from tip to tip. Fig. 5(c) shows another technique to form contacts on nanowire arrays [36]. After a benzocyclobutene layer is spin coated in between nanowire arrays, it is etched to expose the tips of the nanowires during metal or transparent oxide deposition. This technique requires additional steps for the insulation layer in between the nanowires. If the insulation layer cannot be removed, then, it can interfere with the light-trapping properties of nanowire arrays. Fig. 5(d) shows a capping method which is a combination of glancing angle and small angle deposition techniques [37]. In this method, metal or conductive oxide can be deposited on top of the nanowire array with physical vapor deposition such as evaporation or sputtering. The tip-totip deposition can be maintained by controlling the direction of the atomic flux, namely, decreasing the angle between the substrate normal and the flux direction gradually starting from a glancing angle such as 85°. A high angle helps the accumulation of the metal atoms at the tips of the nanowires and gradual change allows a lateral connection and forms a film-like layer at the top of the nanowire arrays.

| Material                       | Device type                    | Responsivity<br>(A/W) or EQE | Wavelength (nm)                                  | Bandwidth (GHz) or<br>data rate (Gb/s)                            | CMOS compatibility and other challenges                                             |
|--------------------------------|--------------------------------|------------------------------|--------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------|
| Si [11]                        | p⁺-p-n<br>avalanche            | 0.74 A/W (at<br>823 nm)      | 850                                              | 1.6 GHz, 3.5 Gb/s                                                 | 0.18 µm CMOS technology                                                             |
| Si [12]                        | p <sup>+</sup> -n-p            | N.A.                         | 850                                              | 3 Gb/s with an analog equalizer                                   | 0.18 µm CMOS technology                                                             |
| Si [13]                        | Resonant<br>cavity <i>pin</i>  | 40 % EQE                     | 860                                              | 10 Gb/s                                                           | Complex cavity mirror fabrication                                                   |
| Si [14]                        | Resonant<br>cavity <i>pin</i>  | 40 % EQE                     | 822                                              | 10 GHz, >10 Gb/s                                                  | Complex cavity mirror fabrication                                                   |
| Si [15]                        | MSM                            | N.A.                         | 850                                              | 2.5 GHz                                                           | CMOS compatible                                                                     |
| Si [16]                        | lateral pin                    | 47% internal<br>QE           | 840                                              | NA.                                                               | CMOS compatible                                                                     |
| Si [17]                        | lateral <i>pin</i>             | 0.32 A/W<br>(from 4 PDs)     | 850                                              | 10 Gb/s with TIA                                                  | 0.13 µm CMOS technology                                                             |
| Si [18]                        | vertical pin                   | 0.26 A/W                     | 850                                              | 11 Gb/s                                                           | Modified 0.5 µm BiCMOS technology                                                   |
| Si [4]                         | vertical pin                   | 52% EQE at<br>850 nm         | broadband<br>absorption<br>between<br>800-900 nm | >20 Gb/s                                                          | CMOS compatible                                                                     |
| Si [19]                        | APD                            | 0.07 A/W                     | 850                                              | 5 GHz, 12.5 Gb/s with equalizer circuit                           | 0.25 µm Si/Ge BiCMOS technology                                                     |
| Si [20]                        | APD                            | 10% EQE                      | 850                                              | 8 Gb/s                                                            | 0.13 µm CMOS technology                                                             |
| Si [21]                        | APD<br>(double PD)             | 0.84 A/W                     | 850                                              | 0.7 GHz                                                           | 40 nm CMOS technology                                                               |
| Si [22]                        | Spatially-<br>modulated<br>APD | 0.18 A/W                     | 850                                              | 8 GHz, 12.5 Gb/s<br>with TIA, equalizer<br>and limiting amplifier | 0.13 µm CMOS technology                                                             |
| Si [23]                        | APD                            | 4.67 A/W                     | 850                                              | 10 Gb/s                                                           | 0.13 µm CMOS technology                                                             |
| Si [24]                        | APD                            | 2.94 A/W                     | 850                                              | 3.2 GHz<br>> 1THz GB product                                      | 65 nm CMOS technology                                                               |
| Nano-<br>structured<br>Si [25] | SPAD                           | 32% PDE*                     | 850                                              | 25 ps<br>(FWHM)                                                   | CMOS compatible                                                                     |
| Ge on Si<br>[26]               | pin                            | 0.9 A/W (at<br>1310 nm)      | 800-1360                                         | 10 Gb/s                                                           | Limited CMOS compatibility                                                          |
| Ge on Si<br>[27]               | vertical pin                   | 0.21 A/W                     | 1500                                             | 40 Gb/s                                                           | CMOS compatible                                                                     |
| Ge on Si<br>[28]               | APD                            | N.A.                         | 830-1000                                         | 25 Gb/s                                                           | Limited CMOS compatibility<br>Hard to couple fiber due to small aperture (20<br>µm) |
| Ge on Si<br>[29]               | APD                            | 0.4 A/W                      | 1300                                             | >30 GHz                                                           | CMOS compatible expensive packaging for<br>waveguide APD                            |
| Ge on Si<br>[30]               | APD                            | 5.88 A/W (at<br>1310 nm)     | 1300                                             | >30GHz, and<br>340GHz GB product                                  | CMOS compatible                                                                     |

#### TABLE I

PERFORMANCE COMPARISON OF HIGH-SPEED SILICON PHOTODIODES FOR OPTICAL COMMUNICATIONS

\*Photon detection efficiency.

### B. Contacting a PD With Integrated Holes

Alternatively, subtractive micro-/nanostructure arrays such as arrays of holes, cones, and funnels are the most advantageous structures for contact fabrication. A metal ring around active area that has arrays of holes can be patterned and fabricated with conventional CMOS-compatible methods already used for planar PDs, as shown in Fig. 5(e).

## *C. Surface Traps, Persistent Photocurrent, and Surface Passivation*

One of the noise components in the PDs is the dark current. In an ultrafast PD, the dark current is expected to be under the nanoampere range. However, high surface area of pillars/holes, which are ideal in photon-trapping PDs, also introduce a high density of surface states which remain electronically active if not passivated with high-temperature processes or surface treatments via chemicals. The charges at the surface states can contribute to the current by thermionic emission and increase the current even under no illumination [38]. In addition, these surface states act as recombination centers for photo-generated carriers which can be trapped by unpaired dangling bonds on the surface. Surface states decrease the efficiency of nanowire solar cells by several percentages [39]-[41]. As illustrated in Fig. 6(a), electron-hole pairs are generated in the core part of the nanowire due to the light illumination. The single Fermi level  $E_F$  in the dark corresponding to the n-type nanowire splits into a quasi-Fermi level for electrons  $E_{\rm Fn} - E_F$ (no practical change in the majority carrier density) and that for holes  $E_{\text{Fp}} < E_F$  (appreciable increase in the minority carrier density) in the core. Near the nanowire surface, there are surface states and the dark Fermi level is pinned, resulting in band bending at the surface. The surface states serve as strong recombination centers and the generated electrons and holes recombine there. This causes the split quasi-Fermi levels  $E_{\rm Fn}$  and  $E_{\rm Fp}$  to be united at the surface [42].



Fig. 5. (a) Selective contact formation on individual nanowires. (b) Lateral growth of nanowires on highly doped substrates. (c) Embedded insulation layer technique in between nanowires. (d) Capping technique which is a combination of glancing angle and small angle deposition techniques. (e) Lithographically patterned metal ring around arrays of nanoholes.



Fig. 6. (a) Schematic of a nanowire with corresponding energy band diagram near nanowire surface under illumination is illustrated. High density of surface states causes a depletion region due to Fermi level pinning at the surface of the nanowire. This region provides efficient charge separation; photo-exited electrons are forced to flow to the nanowire (n-type) core and holes are trapped at the surface. This helps photo-exited carriers live longer and makes surface recombination almost impossible. (b) Illustration of typical photo response gained from nanowire photoconductor. Although, surface states result in high gain, it comes at a cost of slow relaxation of carriers to the ground state, causing persistent photocurrent.

In a solar cell, photo-generated minority carriers must be brought to the electrodes via the diffusion process. Accordingly, the extra surface recombination prevents the minority carriers from reaching to the junction and generating electricity. That is why, in earlier studies, nanowire-based solar cells generally exhibited extremely low efficiencies compared to thin film counterparts LATER, the efficiency of nanowire-based solar cells increased with the introduction of effective passivation layers [42]–[44]. On the other hand, the drift process in p-i-n photodiodes due to reverse bias can offer an advantage for effectively collecting the carriers before they are trapped at the surface, but, the existence of the surface states can still pose a challenge because a strong electric field is required for effective carrier collection. On the other hand, the applied field to a practical p-i-n PD needs to be limited to  $\sim$ 3-V reverse bias. For this reason, an effective surface passivation is necessary to ensure high efficiency in a practical p-i-n PD.

The scenario is slightly different in the case of nanowirebased photoconductors. The nanowire surface is generally depleted in the dark, and negligible current flows near the surface, resulting in a low dark current. Under illumination, electron-hole pairs are generated and a significant amount of current flows even near the surface, as shown in Fig. 6(a). Thus, photocurrent to dark current ratio is high in the nanowire-based photoconductor, resulting in high gain. Many studies have reported nanowire photoconductors with extremely high gain and these studies were extensively reviewed in [45]. In most nanomaterials, once optical illumination is terminated, it takes photo-generated carriers a long time to recombine and thus, increases the recovery time which results in persistent photocurrent [Fig. 6(b)] [46]–[49]. Persistent photocurrent can cause signal distortion due to the long fall times of the carriers. Therefore, surface passivation is needed to prevent the persistent current and suppress the dark current, which contributes to the noise.

Surface passivation of surface-textured devices could be attained by chemical or field effect passivation techniques [38], [50], [51]. Chemical surface passivation such as termination of dangling bonds by hydrogen have been applied for mate-



Fig. 7. Schematic of APD with photon-trapping structures.

rials that have s-p orbitals crossing such as Si, Ge, and GaAs [38], [51]. Thermal oxidation is another widely used technique for surface passivation purposes. Field-effect-based surface passivation can be acquired by depositing a fixed charged thin layer which drives minority carriers away from surface states due to the built-in electric field [38], [50].

### **III. FUTURE OPPORTUNITIES**

### A. Photon-Trapping Avalanche Photodetectors (APDs) for Extended-Reach Links

APDs can have high gain due to charge multiplication, whereas p-i-n PDs inherently have a maximum of unity gain. Therefore, APDs can offer more advantages than p-i-n PDs for extended-reach optical links where 1550 nm is the wavelength of operation. For this reason, Si solely is not a material of choice in APDs for long-reach applications. Germanium (Ge), with a narrower bandgap is currently a material of interest in APDs as the absorbing layer for 1300 nm and tensilestrained Ge is capable of absorbing around 1500 nm [52]. By contrast, Si has been proven to be the best material as a charge multiplication layer for its favorable ionization coefficient ratio and very low-temperature dependence of the avalanche breakdown [53]. Therefore, Ge-on-Si is a promising material system in APDs for extended-reach applications. Fig. 7 illustrates a possible design of Ge-on-Si APDs where the micro-/nanoholes can be integrated into the Ge absorbing layer to provide a broadband and high photon absorption.

There are Ge-on-Si APDs available for 25 Gb/s operation at 1310 nm in the market [28]. In [29], a Ge-on-Si APD is reported for 1300-nm operation with a bandwidth above 30 GHz. Integrating holes into the absorption layer of Ge-on-Si APDs can offer efficient coupling of the incident light with longer wavelengths. APDs with photon-trapping micro-/nanostructures can extend the range of APD operation to the C-band (1550 nm) from existing operating bands (1300 nm) at 25 Gb/s data transmission rate. On the other hand, the large lattice mismatch of 4.2% between Ge and Si [54] can cause large dislocation densities which would reduce the carrier mobility, increase the dark current, and prohibit the economic yields of device in VLSI or ultralarge-scale integration production [55]. Although the stressed Ge films on Si show higher absorption at longer wavelengths ( $\sim$ 1500 nm), the reproducibility of stressed Ge films

on Si is still questionable. Alternatively, micro-/nano structuring of Ge-on-Si can be a better solution to produce highefficiency PDs/APDs for extended-reach applications with high data transmission rates.

### B. Single-Photon Avalanche Detection (SPAD) for Quantum Communication and LIDAR

The information age brings its challenges, especially in secure data transmission. Quantum communication is predicted to be the most secure technology for data transmission. Since tapping to the transmission line can destroy the quantum states of entangled photons, immediate detection of a tapped line will be possible in a quantum communication system (QCS) [56]. Single-photon detectors are the main component in the receiver of a QCS. Emerging technologies such as superconductor single-photon detectors [57], [58] are on the rise. However, technical challenges such as cooling requirements do not allow them to be practical devices yet [59]. Currently available photon counting systems have single-photon avalanche diodes (SPADs) operating at above breakdown voltage, known as Geiger mode APDs [60]. Such SPADs become standard in photon counting which is a major tool in quantum communication and LIDAR applications.

As presented in [61], SPADs fabricated with CMOS technologies have thin-planar layers that can provide high resolution in photon timing which is dominated by transit time of the carriers from absorption region to the multiplication region. However, high photon timing resolution with thin layers comes at the expense of low photon detection efficiency (PDE), especially for longer wavelengths (for example, 15% at 820 nm [60]). Relatively low breakdown voltage is necessary if the SPAD has a thin depletion layer, which causes relatively low PDE. Ghioni et al. [62], [63] demonstrated resonantcavity-enhanced SPADs with a 34% PDE at 850 nm; however, as mentioned earlier, resonant cavity-based PD designs suffer from narrow optical bandwidth. For a broadband and highefficiency SPADs sandwiched between SiN nanocone arrays are proposed recently [64]. In addition, Ge-on-Si SPADs have been demonstrated for single-photon operations at 1310 and 1550 nm with a 4% and 0.15% single-PDE [65] SPADs are also recently proposed for visible light communication systems [66], [67] due to their high sensitivity to weak illumination transmitted from long distances. Integrating photontrapping structures such as micro-/nanostructured holes into SPADs can improve PDE over a similar SPAD without micro-/ nanoholes [25].

### C. CMOS Integration

Currently, high-speed III–V and Ge PDs have been integrated with the CMOS chips through flip-chip technology, wafer bonding or wire bonding techniques [68]. However, these technologies are not CMOS compatible and require complex fabrication processes. The yield of these processes is low and such hybrid integration can result in high noise. On the other hand, monolithic integration can give the designer control of capacitance and reduce the noise. The cost of these monolithically integrated chips can be dramatically low.

### IV. CONCLUSION

The opportunity of high-speed and high-efficiency PDs with CMOS-compatible material systems such as Si, SiGe, and Ge-on-Si can pave the way to low-cost optical interconnects that are easily adaptable to wide range of applications in modern data centers. However, device design and fabrication related challenges need to be addressed to tap into the true potential of light-trapping features. The grand challenges of nanostructured PDs include the following:

- lack of practical solutions for manufacturing electrical contacts;
- high-leakage current and surface recombination caused by high density of surface states due to high surface to volume ratio structures;
- 3) high resistance caused by minimized material;
- insufficient light coupling in the case of single nanowire PDs;
- 5) incompatible size of plasmonic structures to CMOS processing.

The nature of negative structures such as holes, inverted pyramids, or cones can keep the surface material contiguous and offer a solution to the first challenge by designing contacts that can be fabricated with CMOS-compatible conventional processes. On the other hand, the challenges listed in 2) and 3) are valid for negative structures as well. Therefore, CMOS-compatible surface passivation techniques need to be developed to realize practical Si PDs with micro-/nanostructures. Inherently, having less material compared to bulk counterparts, micro-/ nanostructures cause an increase in resistance, which can limit the speed of a photodiode. However, this drawback can be suppressed with smart designs of micro-/nanostructures to reduce the capacitance at the same time. Reduction in capacitance can compensate for the increase in resistance and eliminate RC time limited response. The structures in subwavelength size (<900 nm) are challenging to pattern with conventional optical lithography. However, DUV lithography can address this challenge in the VLSI-CMOS process lines. Even though there are challenges that need to be addressed to benefit from the full potential of Si-based PDs with micro-/ nanostructures, the advantages of monolithic integration and reduced cost of the transceivers that utilized such PDs, promise real solutions to meet the high demand of connectivity in modern data centers that are expected to connect numerous computer systems serving artificial intelligence, the IoTs, autonomous vehicles, and social infrastructures.

Given the complexity of the Si PD and CMOS circuit integration and the diversity in designing PDs, this review is by no means exhaustive. This review is intended to provide a glimpse of the technical and integration challenges in designing PDs for ultrafast communication links and serves as a document on advanced research activities in ultrafast Si detectors for communication including single-photon communication and quantum communication. We believe that the Si-based ultrahigh-speed photodiodes will contribute to high-performance VLSI receivers and will represent an important modality within the short as well as long-range communication links.

### REFERENCES

- O. Vermesan and P. Friess, Internet of Things: Converging Technologies for Smart Environments and Integrated Ecosystems. Delft, The Netherlands: River Publishers, 2013, pp. 49–66.
- [2] C. Kachris, K. Kanonakis, and I. Tomkos, "Optical interconnection networks in data centers: Recent trends and future challenges," *IEEE Commun. Mag.*, vol. 51, no. 9, pp. 39–45, Sep. 2013, doi: 10.1109/MCOM.2013.6588648.
- [3] E. Agrell *et al.*, "Roadmap of optical communications," *J. Opt.*, vol. 18, no. 6, p. 063002, May 2016, doi: 10.1088/2040-8978/18/6/063002.
- [4] Y. Gao et al., "Photon-trapping microstructures enable high-speed highefficiency silicon photodiodes," *Nature Photon.*, vol. 11, pp. 301–308, Apr. 2017, doi: 10.1038/nphoton.2017.37.
- [5] Y. Gao *et al.*, "High speed surface illuminated Si photodiode using microstructured holes for absorption enhancements at 900– 1000 nm wavelength," *ACS Photon.*, vol. 4, pp. 2053–2060, Jul. 2017, doi: 10.1021/acsphotonics.7b00486.
- [6] M. Lipson, "Guiding, modulating, and emitting light on Siliconchallenges and opportunities," *J. Lightw. Technol.*, vol. 23, no. 12, pp. 4222–4238, Dec. 2005, doi: 10.1109/JLT.2005.858225.
- [7] K. E. Moselund *et al.*, "Lateral InAs/Si p-type tunnel FETs integrated on Si—Part 1: Experimental devices," *IEEE Trans. Electron Devices*, vol. 63, no. 10, pp. 4233–4239, Oct. 2016, doi: 10.1109/TED.2016.2606762.
- [8] M. Borg et al., "High-mobility GaSb nanostructures co-integrated with InAs on Si," ACS nano, vol. 11, pp. 2554–2560, Feb. 2017, doi: 10.1021/acsnano.6b04541.
- [9] H. Schmid *et al.*, "Template-assisted selective epitaxy of III-V nanoscale devices for co-planar heterogeneous integration with Si," *Appl. Phys. Lett.*, vol. 106, p. 233101, Jun. 2015, doi: 10.1063/1.4921962.
- [10] S. B. Alexander, Optical Communication Receiver Design. vol. 37. Bellingham, WA, USA: SPIE, 1997, pp. 98–99.
- [11] W.-K. Huang, Y.-C. Liu, and Y.-M. Hsin, "A high-speed and high-responsivity photodiode in standard CMOS technology," *IEEE Photon. Technol. Lett.*, vol. 19, no. 4, pp. 197–199, Feb. 15, 2007, doi: 10.1109/LPT.2006.890055.
- [12] S. Radovanovic, A. J. Annema, and B. Nauta, "A 3-Gb/s optical detector in standard CMOS for 850-nm optical communication," *IEEE J. Solid-State Circuits*, vol. 40, no. 8, pp. 1706–1717, Aug. 2005, doi: 10.1109/JSSC.2005.852030.
- [13] M. K. Emsley, O. Dosunmu, and M. S. Unlu, "High-speed resonantcavity-enhanced silicon photodetectors on reflecting silicon-on-insulator substrates," *IEEE Photon. Technol. Lett.*, vol. 14, no. 4, pp. 519–521, Apr. 2002, doi: 10.1109/68.992597.
- [14] M. S. Ünlü, M. Emsley, O. Dosunmu, P. Müller, and Y. Leblebici, "High-speed Si resonant cavity enhanced photodetectors and arrays," *J. Vacuum Sci. Technol. A*, vol. 22, pp. 781–787, May 2004, doi: 10.1116/1.1647591.
- [15] R. T. Chen *et al.*, "Fully embedded board-level guided-wave optoelectronic interconnects," *Proc. IEEE*, vol. 88, no. 6, pp. 780–793, Jun. 2000, doi: 10.1109/5.867692.
- [16] H. Shigeta *et al.*, "Enhancement of photocurrent in ultrathin activelayer photodetecting devices with photonic crystals," *Appl. Phys. Lett.*, vol. 101, p. 161103, Oct. 2012, doi: 10.1063/1.4759149.
- [17] B. Yang, J. D. Schaub, S. M. Csutak, D. L. Rogers, and J. C. Campbell, "10-Gb/s all-silicon optical receiver," *IEEE Photon. Technol. Lett.*, vol. 15, no. 5, pp. 745–747, May 2003.
- [18] R. Swoboda and H. Zimmermann, "11Gb/s monolithically integrated silicon optical receiver for 850nm wavelength," in *Proc. Solid-State Circuits Conf.*, San Francisco, CA, USA, 2006, pp. 904–911.
- [19] J.-S. Youn, M.-J. Lee, K.-Y. Park, H. Rücker, and W.-Y. Choi, "An integrated 12.5-Gb/s optoelectronic receiver with a silicon avalanche photodetector in standard SiGe BiCMOS technology," *Opt. Exp.*, vol. 20, pp. 28153–28162, Dec. 2012, doi: 10.1364/OE.20.028153.
- [20] S. M. Csutak, J. D. Schaub, S. Wang, J. Mogab, and J. C. Campbell, "Integrated silicon optical receiver with avalanche photodiode," *IEE Proc.-Optoelectron.*, vol. 150, no. 3, pp. 235–237, Jun. 2003, doi: 10.1049/ip-opt:20030391.
- [21] M. Atef, A. Polzer, and H. Zimmermann, "Avalanche double photodiode in 40-nm standard CMOS technology," *IEEE J. Quantum Electron.*, vol. 49, no. 3, pp. 350–356, Mar. 2013, doi: 10.1109/JQE.2013.2246546.
- [22] M.-J. Lee, J.-S. Youn, K.-Y. Park, and W.-Y. Choi, "A fullyintegrated 12.5-Gb/s 850-nm CMOS optical receiver based on a spatially-modulated avalanche photodetector," *Opt. Exp.*, vol. 22, no. 3, pp. 2511–2518, Feb. 2014, doi: 10.1364/OE.22.002511.

- [23] J.-S. Youn, M.-J. Lee, K.-Y. Park, and W.-Y. Choi, "10-Gb/s 850-nm CMOS OEIC receiver with a silicon avalanche photodetector," *IEEE J. Quantum Electron.*, vol. 48, no. 2, pp. 229–236, Feb. 2012, doi: 10.1109/JQE.2011.2170405.
- [24] M.-J. Lee and W.-Y. Choi, "A silicon avalanche photodetector fabricated with standard CMOS technology with over 1 THz gain-bandwidth product," *Opt. Exp.*, vol. 18, no. 23, pp. 24189–24194, Nov. 2010, doi: 10.1364/OE.18.024189.
- [25] K. Zang *et al.*, "Silicon single-photon avalanche diodes with nanostructured light trapping," *Nature Commun.*, vol. 8, p. 628, Sep. 2017, doi: 10.1038/s41467-017-00733-y.
- [26] S. Li et al., "Reliability and non-hermetic properties of Ge/Si optoelectronic devices," in Proc. Opt. Fiber Commun. Conf., Los Angeles, CA, USA, 2015, pp. 1–3.
- [27] J. Osmond *et al.*, "40 Gb/s surface-illuminated Ge-on-Si photodetectors," *Appl. Phys. Lett.*, vol. 95, p. 151116, Oct. 2009, doi: 10.1063/1.3243694.
- [28] M. Huang et al., "25 Gb/s normal incident Ge/Si avalanche photodiode," in Proc. Eur. Conf. Opt. Commun. (ECOC), Cannes, France, 2014, pp. 1–3.
- [29] S. Assefa, F. Xia, and Y. A. Vlasov, "Reinventing germanium avalanche photodetector for nanophotonic on-chip optical interconnects," *Nature Lett.*, vol. 464, pp. 80–84, Mar. 2010, doi: 10.1038/nature08813.
- [30] Y. Kang *et al.*, "Monolithic germanium/silicon avalanche photodiodes with 340 GHz gain–bandwidth product," *Nature Photon.*, vol. 3, pp. 59–63, Dec. 2008, doi: 10.1038/nphoton.2008.247.
- [31] J. Y. L. Ho and K. S. Wong, "Bandwidth enhancement in silicon metal-semiconductor-metal photodetector by trench formation," *IEEE Photon. Technol. Lett.*, vol. 8, no. 8, pp. 1064–1066, Aug. 1996, doi: 10.1109/68.508739.
- [32] A. Beling and J. C. Campbell, "Heterogeneously integrated photodiodes on silicon," *IEEE J. Quantum Electron.*, vol. 51, pp. 1–6, Sep. 2015, doi: 10.1109/JQE.2015.2480595.
- [33] F. E. Doany et al., "300-Gb/s 24-channel bidirectional Si carrier transceiver Optochip for board-level interconnects," in Proc. 58th Electron. Compon. Technol. Conf., Lake Buena Vista, FL, USA, 2008, pp. 238–243.
- [34] S.-W. Chung, J.-Y. Yu, and J. R. Heath, "Silicon nanowire devices," *Appl. Phys. Lett.*, vol. 76, pp. 2068–2070, Apr. 2000, doi: 10.1063/1.126257.
- [35] A. Chaudhry, V. Ramamurthi, E. Fong, and M. S. Islam, "Ultra-low contact resistance of epitaxially interfaced bridged silicon nanowires," *Nano Lett.*, vol. 7, pp. 1536–1541, May 2007, doi: 10.1021/nl070325e.
- [36] M. Yoshimura, E. Nakai, K. Tomioka, and T. Fukui, "Indium tin oxide and indium phosphide heterojunction nanowire array solar cells," *Appl. Phys. Lett.*, vol. 103, p. 243111, Dec. 2013, doi: 10.1063/1.4847355.
- [37] H. Cansizoglu, M. F. Cansizoglu, F. Watanabe, and T. Karabacak, "Enhanced photocurrent and dynamic response in vertically aligned In<sub>2</sub>S<sub>3</sub>/Ag core/shell nanorod array photoconductive devices," *ACS Appl. Mater. Interfaces*, vol. 6, pp. 8673–8682, May 2014, doi: 10.1021/am501481w.
- [38] A. S. Mayet *et al.*, "Inhibiting device degradation induced by surface damages during top-down fabrication of semiconductor devices with micro/nano-scale pillars and holes," *Proc. SPIE*, vol. 9924, p. 99240C, Sep. 2016.
- [39] L. Tsakalakos, J. Balch, J. Fronheiser, B. A. Korevaar, O. Sulima, and J. Rand, "Silicon nanowire solar cells," *Appl. Phys. Lett.*, vol. 91, p. 233117, Dec. 2007, doi: 10.1063/1.2821113.
- [40] T. J. Kempa, B. Tian, D. R. Kim, J. Hu, X. Zheng, and C. M. Lieber, "Single and tandem axial pin nanowire photovoltaic devices," *Nano Lett.*, vol. 8, pp. 3456–3460, Sep. 2008, doi: 10.1021/nl8023438.
- [41] Y. Dan, K. Seo, K. Takei, J. H. Meza, A. Javey, and K. B. Crozier, "Dramatic reduction of surface recombination by in situ surface passivation of silicon nanowires," *Nano Lett.*, vol. 11, no. 6, pp. 2527–2532, May 2011, doi: 10.1021/nl201179n.
- [42] N. Huang and M. L. Povinelli, "Design of passivation layers on axial junction GaAs nanowire solar cells," *IEEE J. Photovolt.*, vol. 4, no. 6, pp. 1511–1517, Nov. 2014, doi: 10.1109/JPHOTOV.2014.2351624.
- [43] G. Mariani, A. C. Scofield, C.-H. Hung, and D. L. Huffaker, "GaAs nanopillar-array solar cells employing *in situ* surface passivation," *Nature Commun.*, vol. 4, p. 1497, Feb. 2013, doi: 10.1038/ncomms2509.
- [44] C. Colombo, M. Heiß, M. Grätzel, and A. F. Morral, "Gallium arsenide *p-i-n* radial structures for photovoltaic applications," *Appl. Phys. Lett.*, vol. 94, p. 173108, Apr. 2009, doi: 10.1063/1.3125435.
- [45] C. Soci, A. Zhang, X. Y. Bao, H. Kim, Y. Lo, and D. Wang, "Nanowire photodetectors," *J. Nanosci. Nanotechnol.*, vol. 10, pp. 1430–1449, Mar. 2010, doi: 10.1166/jnn.2010.2157.

- [46] R. Calarco et al., "Size-dependent photoconductivity in MBE-grown GaN? Nanowires," Nano Lett., vol. 5, pp. 981–984, Mar. 2005, doi: 10.1021/nl0500306.
- [47] S. Han *et al.*, "Photoconduction studies on GaN nanowire transistors under UV and polarized UV illumination," *Chem. Phys. Lett.*, vol. 389, pp. 176–180, May 2004, doi: 10.1016/j.cplett.2004.03.083.
- [48] J. Salfi, U. Philipose, C. De Sousa, S. Aouba, and H. Ruda, "Electrical properties of Ohmic contacts to ZnSe nanowires and their application to nanowire-based photodetection," *Appl. Phys. Lett.*, vol. 89, p. 261112, Dec. 2006, doi: 10.1063/1.2424653.
- [49] J. Park, E. Lee, K. W. Lee, and C. E. Lee, "Electrical transport and quasipersistent photocurrent in vanadium oxide nanowire networks," *Appl. Phys. Lett.*, vol. 89, p. 183114, Nov. 2006, doi: 10.1063/1.2384804.
- [50] N. Balaji, S. Q. Hussain, C. Park, J. Raja, J. Yi, and R. Jeyakumar, "Surface passivation schemes for high-efficiency C-Si solar cells—A review," *Trans. Elect. Electron. Mater.*, vol. 16, pp. 227–233, Oct. 2015, doi: 10.4313/Teem.2015.16.5.227.
- [51] T. Yamada, C. W. Bauschlicher, and H. Partridge, "Substrate for atomic chain electronics," *Phys. Rev. B*, vol. 59, p. 15430, Jun. 1999, doi: 10.1103/PhysRevB.59.15430.
- [52] J. Liu *et al.*, "Tensile strained Ge p-i-n photodetectors on Si platform for C and L band telecommunications," *Appl. Phys. Lett.*, vol. 87, p. 011110, Jul. 2005, doi: 10.1063/1.1993749.
- [53] P. P. Webb, R. J. McIntyre, and J. Conradi, "Properties of avalanche photodiodes," *RCA Rev.*, vol. 35, pp. 234–278, Jun. 1974.
- [54] D. C. Houghton, "Strain relaxation kinetics in Si<sub>1-x</sub>Ge<sub>x</sub>/Si heterostructures," J. Appl. Phys., vol. 70, pp. 2136–2151, Aug. 1998, doi: 10.1063/1.349451.
- [55] F. K. LeGoues, B. S. Meyerson, and J. F. Morar, "Anomalous strain relaxation in SiGe thin films and superlattices," *Phys. Rev. Lett.*, vol. 66, p. 2903, Jun. 1991, doi: 10.1103/PhysRevLett.66.2903.
- [56] N. Gisin and R. Thew, "Quantum communication," *Nature Photon.*, vol. 1, pp. 165–171, Mar. 2007, doi: 10.1038/nphoton.2007.22.
- [57] S. Miki et al., "Large sensitive-area NbN nanowire superconducting single-photon detectors fabricated on single-crystal MgO substrates," *Appl. Phys. Lett.*, vol. 92, p. 061116, Feb. 2008, doi: 10.1063/1.2870099.
- [58] S. Dorenbos, E. Reiger, U. Perinetti, V. Zwiller, T. Zijlstra, and T. Klapwijk, "Low noise superconducting single photon detectors on silicon," *Appl. Phys. Lett.*, vol. 93, p. 131101, Sep. 2008, doi: 10.1063/1.2990646.
- [59] R. H. Hadfield, "Single-photon detectors for optical quantum information applications," *Nature Photon.*, vol. 3, no. 12, pp. 696–705, 2009, doi: 10.1038/nphoton.2009.230.
- [60] M. Ghioni, A. Gulinatti, I. Rech, F. Zappa, and S. Cova, "Progress in silicon single-photon avalanche diodes," *IEEE J. Sel. Topics Quantum Electron.*, vol. 13, no. 4, pp. 852–862, Jul./Aug. 2007, doi: 10.1109/JSTQE.2007.902088.
- [61] A. Vilà, A. Dieguez, A. Arbat, and E. Vilella, "Geiger-mode avalanche photodiodes in standard CMOS technologies," in *Photodetectors*, S. Gateva, Ed. Rijeka, Croatia: InTech, 2012, pp. 175–204, doi: 10.5772/37162.
- [62] M. Ghioni, G. Armellini, P. Maccagnani, I. Rech, M. K. Emsley, and M. S. Unlu, "Resonant-cavity-enhanced single-photon avalanche diodes on reflecting silicon substrates," *IEEE Photon. Technol. Lett.*, vol. 20, no. 6, pp. 413–415, Mar. 15, 2008, doi: 10.1109/LPT.2008.916926.
- [63] M. Ghioni, G. Armellini, P. Maccagnani, I. Rech, M. K. Emsley, and M. S. Ünlü, "Resonant-cavity-enhanced single photon avalanche diodes on double silicon-on-insulator substrates," *J. Modern Opt.*, vol. 56, pp. 309–316, Oct. 2009, doi: 10.1080/09500340802272332.
- [64] J. Ma et al. (May 2015). "High-efficiency and low-jitter silicon singlephoton avalanche diodes based on nanophotonic absorption enhancement." [Online]. Available: https://arxiv.org/abs/1505.01296
- [65] R. E. Warburton *et al.*, "Ge-on-Si single-photon avalanche diode detectors: Design, modeling, fabrication, and characterization at wavelengths 1310 and 1550 nm," *IEEE Trans. Electron Devices*, vol. 60, no. 11, pp. 3807–3813, Nov. 2013, doi: 10.1109/TED.2013.2282712.
- [66] Y. Li, S. Videv, M. Abdallah, K. Qaraqe, M. Uysal, and H. Haas, "Single photon avalanche diode (SPAD) VLC system and application to downhole monitoring," in *Proc. Global Commun. Conf. (GLOBECOM)*, Austin, TX, USA, 2014, pp. 2108–2113.
- [67] C. Wang, H.-Y. Yu, and Y.-J. Zhu, "A long distance underwater visible light communication system with single photon avalanche diode," *IEEE Photon. J.*, vol. 8, no. 5, Oct. 2016, Art. no. 7906311, doi: 10.1109/JPHOT.2016.2602330.
- [68] H. Zimmermann, Integrated Silicon Optoelectronics, vol. 148. Berlin, Germany: Springer, 2010, pp. 213–236.



Hilal Cansizoglu (M'17) received the M.S. degree in electrical engineering from Southern Methodist University, Dallas, TX, USA, 2010, and the Ph.D. degree in applied physics from the University of Arkansas at Little Rock, Little Rock, AR, USA, in 2014.

She is currently a Post-Doctoral Fellow with the Department of Electrical and Computer Engineering, University of California at Davis, Davis, CA, USA.



Ahmed S. Mayet received the B.Sc. degree in physics from Taibah University, Medina, Saudi Arabia, and the master's degree in electrical and computer engineering from the University of California, Davis, CA, USA, in 2017, where he is currently pursuing the Ph.D. degree with the Electrical and Computer Engineering Department.



Aly F. Elrefaie (M'83–SM'86–F'04) received the B.S.E.E. degree (Hons.) from Ain Shams University, Cairo, Egypt, in 1976, and the M.Sc. and Ph.D. degrees in electrical engineering from NYU, Brooklyn, NY, USA, in 1980 and 1983, respectively.

Since 2014, he has been a Chief Scientist with W&Wsens Devices, Inc., Los Altos, CA, USA, where he is focusing on topics related to nano technology in optical communications.



Mehmet F. Cansizoglu received the B.Sc. degree in physics from Bilkent University, Ankara, Turkey, in 2004, and the Ph.D. degree in applied physics from UALR, Little Rock, AR, USA, in 2012.

He was a Research Scientist and a Project Manager with Nanomagnetics Instruments and Nanosis, Ankara. He is currently a Post-Doctoral Fellow with the Green Center for Systems Biology, UT Southwestern Medical Center, Dallas, TX, USA.



Cesar Bartolo-Perez received the B.Sc. degree in technology from the National Autonomous University of Mexico, Mexico City, Mexico, in 2012, and the M.Sc. degree in electrical engineering from the National Institute for Astrophysics Optics and Electronics, Cholula, Mexico, in 2015. He is currently pursuing the Ph.D. degree in electrical engineering with UC Davis, Davis, CA, USA.

He is currently with the Integrated Nano and Micro System Group, UC Davis.



**Ekaterina Ponizovskaya Devine** received the M.S. and Ph.D. degrees from the Moscow Institute of Physics and Technology (State University), Dolgoprudny, Russia, in 1999.

She was with the Ames Center, NASA, Mountain View, CA, USA, where she was involved in the optimization and physics-based models for prognostics and automation. She is currently with W&WSens Device, Inc., Los Altos, CA, USA, where she is focusing on photonics and photodetectors.



**Toshishige Yamada** (SM'11) received the B.S. and M.S. degrees in physics from The University of Tokyo, Tokyo, Japan, and the Ph.D. degree in electrical engineering from Arizona State University, Tempe, AZ, USA.

He joined the NASA Ames Research Center, Moffett Field, CA, USA. He is currently with the University of California at Santa Cruz, Santa Cruz, CA, USA.



Shih-Yuan Wang (LF'12) received the B.S. degree in engineering physics and the Ph.D. degree in electrical engineering and computer sciences from the University of California at Berkeley, Berkeley, CA, USA, in 1969 and 1977, respectively.

He is currently with W&WSens Devices, Inc., Los Altos, CA, USA, where he is involved in silicon photodiodes compatible with CMOS process and integration for data center interconnect applications.



Yang Gao received the B.S and M.S degrees from the Harbin Institute of Technology, Harbin, China, in 2006 and 2008, respectively, and the Ph.D. degree in mechanical engineering from the State University of New York, Binghamton, NY, USA, in 2013.

He is a Post-Doctoral Scholar with the University of California, Davis, CA, USA.



M. Saif Islam (SM'15) received the B.Sc. degree in physics from Middle East Technical University, Ankara, Turkey, in 1994, the M.S. degree in physics from Bilkent University, Ankara, in 1996, and the Ph.D. degree in electrical engineering from UCLA, Los Angeles, CA, USA, in 2001.

He joined the University of California, Davis, CA, USA, in 2004, where he is currently a Professor.